10.1 EDK,MPMC v4.00.a  –  Spartan-3 BSB设计难以满足时序要求-Altera-Intel社区-FPGA CPLD-ChipDebug