LogiCORE SPI-4.2(POS-PHY L4)v7.0  – 生成从源核心时,区域时钟选项无效-Altera-Intel社区-FPGA CPLD-ChipDebug