3.1i ViTEXII PAR-FATALAL错误:布局:BasPrMcRabas.C:432∶1.822.1 -遇到坏的宏-Xilinx-AMD社区-FPGA CPLD-ChipDebug